Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
622
UG586 November 30, 2016
Chapter 4:
LPDDR2 SDRAM Memory Interface Solution
Table 4-25:
7 Series FPGA Memory Solution Configuration Parameters
Parameter
Description
Options
REFCLK_FREQ
This is the reference clock frequency for
IDELAYCTRLs. This can be set to 200.0 for any
speed grade device. For more information, see
the IDELAYE2 (IDELAY) and ODELAYE2
(ODELAY) Attribute Summary table in the
7 Series FPGAs SelectIO™ Resources User
Guide
. This parameter should
not
be
changed.
200.0
SIM_BYPASS_INIT_CAL
This is the calibration procedure for simulation.
“OFF” is not supported in simulation. “OFF”
must be used for hardware implementations.
“FAST” enables a fast version of read and write
leveling. “SIM_FULL” enables full calibration
but skips the power-up initialization delay.
“SIM_INIT_CAL_FULL” enables full calibration
including the power-up delays.
“OFF”
“FAST”
“SIM_FULL”
nCK_PER_CLK
This is the number of memory clocks per clock.
This parameter should
not
be changed.
2
nCS_PER_RANK
This is the number of unique CS outputs per
rank for the PHY.
1, 2
DQS_CNT_WIDTH
This is the number of bits required to index the
DQS bus and is given by
ceil(log
2
(DQS_WIDTH)).
ADDR_WIDTH
This is the memory address bus width. It is
equal to RANK BANK
ROW COL_WIDTH.
BANK_WIDTH
This is the number of memory bank address
bits.
This option is based on the selected
memory device.
CS_WIDTH
This is the number of unique CS outputs to
memory.
This option is based on the selected
MIG tool configuration.
CK_WIDTH
This is the number of CK/CK# outputs to
memory.
This option is based on the selected
MIG tool configuration.
CKE_WIDTH
This is the number of CKE outputs to memory. This option is based on the selected
MIG tool configuration.
COL_WIDTH
This is the number of memory column address
bits.
This option is based on the selected
memory device.
RANK_WIDTH
This is the number of bits required to index the
RANK bus.
This parameter value is 1 for both
Single and Dual rank devices.
ROW_WIDTH
This is the DRAM component address bus
width.
This option is based on the selected
memory device.
DM_WIDTH
This is the number of data mask bits.
DQ_WIDTH/8