Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
141
UG586 November 30, 2016
Chapter 1:
DDR3 and DDR2 SDRAM Memory Interface Solution
The timing diagram of the address/command path from the output of the OUT_FIFO to the
FPGA pins is shown in
X-Ref Target - Figure 1-58
Figure 1-58:
Address/Command Path Block Diagram
5'?C??
&ROM0(9
#ONTROL"LOCK
-EM?2EF?#LK
0(9?#MD?
!LMOST&ULL
0(9?#MD?&ULL
0(9?#LK
$$2?$IV#LK?
$$2?$IV2?#LK
"5&)/
$$2?#LK?
2!3?.
#!3?.
7%?.
"!;=
!;=
/&?2%?
0(9?#MD?7R%N
0(9?2!3?.
0(9?#!3?.
0(9?7%?.
0(9?#3?.
0(9?"!;=
0(9?!;=
%NABLE?#ALIB;=
"URST?0ENDING
/#,+
/#,+?$%,!9%$
/#LK$)6
$13;=
#43;=
$43;=
2D%NABLE
0HASE2EF
&REQ2EF
0(!3%2?/54
%NABLE?#ALIB;=
"URST?0ENDING
)#LK8
)#LK$IV
2#LK
)#LK8
)#LK$)6
2#LK
7RITE%NABLE
0HASE2EF
&REQ2EF
0(!3%2?).
#MD"YTE'ROUP
.OTE#+ISIMPLEMENTEDASAN
/$$2CLOCKEDBY$$2?#LK
$
&ULL
!&
!%
%MPTY
7#LK
7%N
2%N
2#,+
1
/54?&)&/?
/3%2$%3
"YTE'ROUP
/"5&
/$$2
"YTE
'ROUP
/"5&
&ROM0(9
#ONTROL"LOCK
&ROM0(9
#ONTROL"LOCK
$$2?$IV#LK?
$$2?#LK?
!;=
/&?2%?
%NABLE?#ALIB;=
"URST?0ENDING
/#,+
/#,+?$%,!9%$
/#LK$)6
$13;=
#43;=
$43;=
2D%NABLE
0HASE2EF
&REQ2EF
0(!3%2?/54
%NABLE?#ALIB;=
"URST?0ENDING
7RITE%NABLE
0HASE2EF
&REQ2EF
0(!3%2?).
#MD"YTE'ROUP
$
&ULL
!&
!%
%MPTY
7#LK
7%N
2%N
2#LK
1
/54?&)&/?
/3%2$%3
"YTE'ROUP
/"5&
&ROM0(9
#ONTROL"LOCK