![Xilinx Virtex-II Pro PPC405 Скачать руководство пользователя страница 408](http://html1.mh-extra.com/html/xilinx/virtex-ii-pro-ppc405/virtex-ii-pro-ppc405_user-manual_3410279408.webp)
716
March 2002 Release
1-800-255-7778
Virtex-II Pro™ Platform FPGA Documentation
Chapter 11:
Instruction Set
R
slw
Shift Left Word
Description
The contents of register
r
S are shifted left by the number of bits specified by the contents of
register
r
B
27:31
. Bits shifted left out of the most-significant bit are lost and 0-bits fill vacated
bit positions on the right. The result is loaded into register
r
A.
If
r
B
26
=
1, register
r
A is cleared to zero.
Pseudocode
n
←
(
r
B)
27:31
r
←
ROTL((
r
S), n)
if (
r
B)
26
=
0
then m
←
MASK(0, 31
−
n)
else
m
←
32
0
(
r
A)
←
r
∧
m
Registers Altered
•
r
A.
•
CR[CR0]
LT, GT, EQ, SO
if Rc
=
1.
Exceptions
•
None.
Compatibility
This instruction is defined by the PowerPC user instruction-set architecture (UISA). It is
implemented by all PowerPC processors.
slw
r
A,
r
S
,
r
B
(Rc=0)
slw.
r
A,
r
S
,
r
B
(Rc=1)
X Instruction Form
31
r
S
r
A
r
B
24
Rc
0
6
1
1
1
6
2
1
3
1
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...