
W7500x Reference Manual Version1.1.0
57 / 399
11 : External oscillator clock (OCLK, 8MHz ~ 24MHz)
PWM5CLK prescale value select register (PWM5CLK_PVSR)
Address offset : 0x104
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
P5CPS
R/W
[2:0] P5CPS – select prescale value of PWM5CLK clock
These bits are written by S/W to select
000 : 1/1 (bypass)
001 : 1/2
010 : 1/4
011 : 1/8
100 : 1/16
101 : 1/32
110 : 1/64
111 : 1/128
PWM6CLK source select register (PWM6CLK_SSR)
Address offset : 0x110
Reset value : 0x0000_0001
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
res
P6CSS
R/W
[1:0] P6CSS – PWMCLK6 clock source select register.
These bits are written by S/W to select clock source
00 : disable clock
01 : PLL output clock (MCLK)
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...