W7500x Reference Manual Version1.1.0
384 / 399
1 : SSP is currently transmitting and/or receiving a frame or the transmit FIFO
is not empty.
SSP0 Clock prescale register (SSP0CPSR)
Address offset: 0x0010
Reset value: 0x0000_00000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
CPSDVSR
R/W R/W R/W R/W R/W R/W R/W R/W
[7:0] CPSDVSR – Clock prescale divisor
This must be an even number from 2-254, depending on the frequency of SSPCLK. The
least significant bit always returns zero on reads.
SSP0 Interrupt mask set or clear register (SSP0IMSC)
Address offset: 0x0014
Reset value: 0x0000_00000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
TXI
M
RXI
M
RTI
M
ROR
IM
R/W R/W R/W R/W
[0] RORIM – Receive overrun interrupt mask:
0 : Receive FIFO written to while full condition interrupt is masked.
1 : Receive FIFO written to while full condition interrupt is not masked.
[1] RTIM – Receive timeout interrupt mask:
0 : Receive FIFO not empty and no read prior to timeout period interrupt is
masked.
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...