W7500x Reference Manual Version1.1.0
322 / 399
25
UART(Universal Asynchronous Receive Transmit)
25.1
Introduction
The UART supports synchronous one-way communication, half-duplex single wire
communication, and multiprocessor communications(CTS/RTS).
25.2
Features
-
Serial-to-parallel conversion on data received from a peripheral device
-
Parallel-to-serial conversion on data transmitted to the peripheral device
-
Data size of 5,6,7 and 8 its
-
One or two stop bits
-
Even, odd, stick, or no-parity bit generation and detection
-
Support of hardware flow control
-
Programmable FIFO disabling for 1-byte depth.
-
Programmable use of UART or IrDA SIR input/output
-
False start bit detection
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Note
PRESEC
Predetermining Second register
reset value
nc nc nc nc nc nc nc
PREMIN
Predetermining Minute register
reset value
nc nc nc nc nc nc nc
PREHOUR
Predetermining Hour register
reset value
nc nc nc nc nc nc
PRESEC
PREMIN
0x2C
0x30
PREHOUR
0x38
PREDAY
0x34
PREDAY
Predetermining Day register
reset value
nc nc nc nc
PREDATE
Predetermining Date register
reset value
nc nc nc nc nc nc
PREMON
Predetermining Month register
reset value
nc nc nc nc nc
PREYEAR
Predetermining Year register
reset value
nc nc nc nc nc nc nc nc nc nc nc nc nc nc nc nc
RTCTIME0
Consolidated Time0 register
reset value
0 0 0 0
0 0 0 0 0 0
0 0 0 0 0 0 0
0 0 0 0 0 0 0
RTCTIME1
Consolidated Time1 register
reset value 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0 0 0 0 0
0 0 0 0 0 0
0x38
PREDAY
0x3C
PREDATE
0x40
PREMON
0x44
PREYEAR
0x48
0x4C
CBCDDAY
CBCDHOUR
CBCDMIN
CBCDSEC
CBCDDATE
CBCDMON
CBCDYEAR
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...