
Carrier Board Design Guide for SOM-9X35 Module
45
Net Name
Trace
Length
(mil)
Length
Spec (mil)
Length
Mismatch
(mil)
Length
Mismatch
Spec (mil)
Total
Delay
(Trace +
Via) (ps)
Delay
Mismatch
(ps)
Delay
Mismatch
Spec (ps)
Notes
CSI1A_L1P 2035.249
6000
-0.89
6.75
350.27
-0.66
1
Inter-pair
CSI1A_L1N 2036.144
350.93
CSI1A_L1P
13.46
29.74
0.84
5
Pair-to-Pair
CSI1A_L1N
15.82
1.29
CSI1A_L2P 2021.790
6000
1.46
6.75
349.43
-0.21
1
Inter-pair
CSI1A_L2N 2020.327
349.64
CSI1B_L0P 2051.357
6000
10.09
6.75
350.14
0.82
1
Inter-pair
CSI1B_L0N 2041.270
349.31
CSI1B_L0P
29.57
29.74
0.71
5
Pair-to-Pair
CSI1B_L0N
20.94
-0.32
CSI1B_L1P 2041.354
6000
4.19
6.75
349.42
0.25
1
Inter-pair
CSI1B_L1N 2037.164
349.17
CSI1B_L1P
19.56
29.74
-0.01
5
Pair-to-Pair
CSI1B_L1N
16.84
-0.47
Table 22:
SOM-9X35 MIPI CSI1 4-lane trace & via delay
4.4.3
MIPI CSI Reference Schematics
The carrier board must use a 24MHz Oscillator to generate the main clock to the camera module. The
oscillator’s power should be supplied by the VDDIO of the camera.
1.8V 6mA
VDDIO_CAM
C733
0.1uF
16V
X7R
R600
10K/X
C763
1800pF
50V
X7R
C731
0.01uF
16V
X7R
C732
2.2uF
10V
X7R
OSC2
24MHZ
±30PPM
15PF/1.8V±5%
3.2mm*2.5mm*1.2mm
E/D
1
GND
2
OUT
3
VDD
4
R599
10K
C764
270pF
50V
X7R
FB67
BLM15PX121SN1D
120 OHM
2000mA
SMT0402
C734
0.047uF
16V
X7R
C765
39pF
50V
NPO
CAM_MCLK2
VDD_OSC
C736
47pF
50V
NPO
C735
47pF
50V
NPO
R602
33
R601
33
R603
33
CAM_MCLK2
CAM1_MCLK
CAM_MCLK1
CAM2_MCLK
Figure 52:
Camera main clock oscillator reference circuitry
In order to prevent power leakage while the system is in suspend, a level shift circuit should be added to the
I2C bus of the camera.
Note:
The N Channel MOS FET should be a fast-switching type, the Vgs (th) gate-source threshold voltage should be less
than 1.65V.