TMP92CF30
2009-06-12
92CF30-240
Figure 3.12.4 TMRA67 Block Diagram
φ
T1
φ
T16
φ
T256
8-bit comparato
r
(CP7)
8-bit comparato
r
(CP6)
8-bit up counter
(UC6)
2
n
Ov
er
flow
8-bit
up comparato
r
(UC7)
Ti
mer
flip-
flop
TA7FF
Match
detect
Match detect
8-bit timer
register
TA7REG
φ
T1
φ
T4
φ
T16
512
256
128
64
32
16
8
4
2
φ
T1
φ
T4
φ
T16
φ
T256
Run/clea
r
Pr
escale
r
TA67MOD
<TA6CLK1:0>
Pr
escale
r
clock
φ
T0
TMR
TA67RUN<
TA6
RUN>
Selecto
r
8-bit timer regist
er
TA6REG
TA67MOD
<PWM61:60>
TA67MOD
<TA67M1:0>
TMRA6
Interrup
t output:
INTTA6
TMRA6
Interrup
t output:
TA6TR
G
TA67MOD
<TA7CLK1:0>
TA67RUN<
TA7
RUN>
TA7FF
CR
Ti
mer fl
ip
-fl
op
output: TA7
O
UT
TMRA7
Interrup
t output:
INTTA7
Internal data bus
TA67RUN
<TA6RDE>
TA67RUN
<TA67PRUN>
Selecto
r
Internal data bus
T
A
6T
R
G
Register
buffer 6
Low-
frequency
clock (
fs)
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...