TMP92CF30
2009-06-12
92CF30-195
Figure 3.10.4 Single Write Cycle Timing
Figure3.10.5 Burst Write Cycle Timing
SDCLK
SDCKE
SDLUDQM
SDLLDQM
A10
A15-A0
D15-D0
RA
Bank
Active
RA
CA (n)
CA (n+2)
D (n+2)
Write
t
RCD
=
1CLK
3CLK
2CLK
t
WR
=
1CLK
D (n)
t
WR
=
1CLK
D (n+4)
t
WR
=
1CLK
CA (n+4)
2CLK
Write
Write
SDCS
SDRAS
SDCAS
SDWE
SDCLK
SDCKE
SDLUDQM
SDLLDQM
A10
A15-A0
D15-D0
RA
Bank
Active
RA
CA(n)
D(n+2)
Write
t
RCD
=
1CLK
2CLK
1CLK
D(n)
D(n+4)
1CLK
Burst
Stop
A10
A15-0
Burst Stop Cycle 2CLK
D(n+6)
D(end)
CA(n)
SDCS
SDRAS
SDCAS
SDWE
Содержание TLCS-900/H1 Series
Страница 1: ...TOSHIBA Original CMOS 32 Bit Microcontroller TLCS 900 H1 Series TMP92CF30FG Semiconductor Company ...
Страница 650: ...TMP92CF30 2009 06 12 92CF30 648 7 Package Dimensions LQFP176 P 2020 0 40F TOP VIEW BOTTOM VIEW Detail view of A 25 1 A ...
Страница 652: ...TMP92CF30 2009 06 12 92CF30 650 ...