DPWM 0-3 Registers Reference
83
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
2.31.12 DPWM Cycle Adjust A Register (DPWMCYCADJA)
Address 0005002C – DPWM 3 Cycle Adjust A Register
Address 0007002C – DPWM 2 Cycle Adjust A Register
Address 000A002C – DPWM 1 Cycle Adjust A Register
Address 000D002C – DPWM 0 Cycle Adjust A Register
Figure 2-28. DPWM Cycle Adjust A Register (DPWMCYCADJA)
15
0
CYCLE_ADJUST_A
R/W-0000 0000 0000 0000
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-17. DPWM Cycle Adjust A Register (DPWMCYCADJA) Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
CYCLE_ADJUST_
A
R/W
0000
0000
0000
0000
Adjusts PWM A output signal. 16-bit signed number allows output signal to be
delayed or sped up.