DPWM 0-3 Registers Reference
81
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
2.31.10 DPWM Sample Trigger 2 Register (DPWMSAMPTRIG2)
Address 00050024 – DPWM 3 Sample Trigger 1 Register
Address 00070024 – DPWM 2 Sample Trigger 1 Register
Address 000A0024 – DPWM 1 Sample Trigger 1 Register
Address 000D0024 – DPWM 0 Sample Trigger 1 Register
Figure 2-26. DPWM Sample Trigger 2 Register (DPWMSAMPTRIG2)
17
6
5
0
SAMPLE_TRIGGER
Reserved
R/W-0000 0010 0000
R-00 0000
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-15. DPWM Sample Trigger 2 Register (DPWMSAMPTRIG2) Register Field Descriptions
Bit
Field
Type
Reset
Description
17-6
SAMPLE_
TRIGGER
R/W
0000
0010
0000
Configures the location of the sample trigger within a PWM period. Value equals the
number of PCLK clock periods. Enables start of conversion for EADC. Low resolution
register, last 6 bits are read-only.
5-0
Reserved
R
00 0000