ADC Registers
318
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
ADC12 Overview
8.18.2 ADC Status Register (ADCSTAT)
Address 00040004
Figure 8-20. ADC Status Register (ADCSTAT)
6
3
2
1
0
CURRENT_CH
ADC_EXT_TRIG_
VAL
ADC_INT_RAW
ADC_INT
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-6. ADC Status Register (ADCSTAT) Register Field Descriptions
Bit
Field
Type
Reset
Description
6-3
CURRENT_CH
R
0
Register shows the currently converting channel
2
ADC_EXT_TRIG_
VAL
R
0
ADC_EXT_TRIG pin value
0 = ADC_EXT_TRIG pin driven low
1 = ADC_EXT_TRIG pin driven high
1
ADC_INT_RAW
R
0
End-of-conversion interrupt flag, raw version
0 = No End-of-conversion interrupt detected
1 = End-of-conversion interrupt found
0
ADC_INT
R
0
End-of-conversion interrupt flag, latched version
0 = No End-of-conversion interrupt detected
1 = End-of-conversion interrupt found