![Texas Instruments TPS59650EVM-753 Скачать руководство пользователя страница 1](http://html1.mh-extra.com/html/texas-instruments/tps59650evm-753/tps59650evm-753_user-manual_1095634001.webp)
User's Guide
SLUU896 – March 2012
Using the TPS59650EVM-753 Intel™ IMVP-7 3-Phase
CPU/2-Phase GPU SVID Power System
The TPS59650EVM-753 evaluation module (EVM) is a complete solution for Intel™ IMVP7 Serial
VID(SVID) Power System from a 9V-20V input bus. This EVM uses the TPS59650 for IMVP7 - 3-Phase
CPU and 2-Phase GPU Vcore controller, the TPS51219 for 1.05VCCIO, TPS51916 for DDR3L/DDR4
Memory rail (1.2VDDQ, 0.6VTT and 0.6VTTREF) and also uses the (CSD87350Q5D) a 5mm x 6mm TI’s
power block MOSFETs that uses Powerstack™ technology with high-side and low-side MOSFETs for high
power density and superior thermal performance.
Contents
1
Description
...................................................................................................................
5
1.1
Typical Applications
................................................................................................
5
1.2
Features
.............................................................................................................
5
2
TPS59650EVM-753 Power System Block Diagram
....................................................................
6
3
Electrical Performance Specifications
....................................................................................
7
4
Test Setup
...................................................................................................................
8
4.1
Test Equipment
.....................................................................................................
8
4.2
Recommended Wire Gauge
......................................................................................
9
4.3
Recommended Test Setup
.......................................................................................
9
4.4
USB Cable Connections
.........................................................................................
10
4.5
Input Connections
................................................................................................
10
4.6
Output Connections
..............................................................................................
11
5
Configuration
...............................................................................................................
11
5.1
CPU and GPU Configuration
...................................................................................
11
5.2
1.2VDDQ, 0.6V VTT and 0.6V VTTREF Configuration
......................................................
13
5.3
1.05V VCCIO Configuration
.....................................................................................
13
6
Test Procedure
............................................................................................................
14
6.1
Line/Load Regulation and Efficiency Measurement Procedure
............................................
14
6.2
Equipment Shutdown
............................................................................................
17
7
Performance Data and Typical Characteristic Curves
................................................................
18
7.1
CPU 3-Phase Operation
.........................................................................................
18
7.2
CPU 2-Phase Operation
.........................................................................................
21
7.3
CPU1-Phase Operation
..........................................................................................
25
7.4
GPU 2 Phase Operation
.........................................................................................
29
7.5
GPU 1 Phase Operation
.........................................................................................
32
7.6
1.05V VCCIO
......................................................................................................
36
7.7
1.2V VDDQ
........................................................................................................
39
8
EVM Assembly Drawings and PCB Layout
............................................................................
42
9
Bill of Materials
.............................................................................................................
47
10
Schematics
.................................................................................................................
50
List of Figures
1
TPS59650EVM-753 Power System Block Diagram
....................................................................
6
2
TPS59650EVM-753 EVM Illustration
.....................................................................................
7
Powerstack is a trademark of Texas Instruments.
Intel is a trademark of Intel.
All other trademarks are the property of their respective owners.
1
SLUU896 – March 2012
Using the TPS59650EVM-753 Intel™ IMVP-7 3-Phase CPU/2-Phase GPU
SVID Power System
Submit Documentation Feedback
Copyright © 2012, Texas Instruments Incorporated
Содержание TPS59650EVM-753
Страница 60: ...1 75 0 R224 R225 130 1 Not used R226 43 2 R223 uC Socket Main...
Страница 61: ...uC Socket Others...