![Texas Instruments TMS470R1x Скачать руководство пользователя страница 89](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091089.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
81
7.24
Transfer Group Interrupt Vector Register 0 (TGINTVECT0)
The register TGINTVECT0 returns a vector of the highest prior interrupt that
is enabled for interrupt line INT0, no matter whether it is a “transfer finished”
interrupt or a “transfer suspended” interrupt. The transfer group with the
lowest number (transfer group 0) has the highest priority.
Bits 31:6
Reserved
Bits 5:1
INTVECT0.
Interrupt vector for interrupt line INT0.
INTVECT0 returns the vector of the pending interrupt at interrupt line INT0. If
more than one interrupt is pending, INTVECT0 always references the highest
prior interrupt source first. The transfer group with the smallest number has
the highest priority. Reading INTVECT0 automatically updates the
TGINTVECT0 register with the interrupt vector coming next in the interrupt
priority chain and the corresponding type (SUSPEND flag). Error interrupts
have lowest priority.
Bits
31
16
068h
Reserved
U
Bits
15
6
5
1
0
Reserved
INTVECT0
SUSPEND
U
R-0
R-0
Legend: R = Read, W = Write, C = Clear, U = Undefined,
-n
= Value after reset, x = indeterminate
Содержание TMS470R1x
Страница 2: ...2 ...