![Texas Instruments TMS470R1x Скачать руководство пользователя страница 87](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091087.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
79
7.23
Transfer Group Interrupt Flag Register (TGINTFLAG)
The register TGINTFLAG comprises the transfer group interrupt flags for
“transfer finished” interrupts (INTFLGRDYx) and for “transfer suspended”
interrupts (INTFLGSUSx). The number of implemented transfer groups is
dependent on the MibSPI macro-cell. Each of the interrupt flags in the higher
half-word and the lower half-word of TGINTFLAG belongs to one transfer
group. In below register map a super-set MibSPI with 16 transfer groups is
assumed. The real number of interrupt flags depends on the implemented
number of transfer groups.
Bits 31:16
INTFLGRDYx.
Transfer group interrupt flag for “transfer finished” interrupt.
These flag are read/clear register.Reading the interrupt vector registers
TGINTVECT0 or TGINTVECT1 is clearing automatically the referenced
interrupt flag INTFLGRDYx.
1 =
A “transfer finished” interrupt from transfer group x occurred. No matter
whether the interrupt is enabled or disabled (INTENRDYx = don’t care)
or whether the interrupt is mapped to line INT0 or INT1, INTFLGRDYx
is set right after the transfer from transfer group x is finished.
Writing a one (1) in bit field will clear the corresponding bit flag.
0 =
No “transfer finished” interrupt occurred since last clearing of the flag
INTFLGRDYx.
Writing a zero (0) has no effect.
Bits
31
30
29
28
27
26
25
24
064h
INTFLG
RDY15
INTFLG
RDY14
INTFLG
RDY13
INTFLG
RDY12
INTFLG
RDY11
INTFLG
RDY10
INTFLG
RDY9
INTFLG
RDY8
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
Bits
23
22
21
20
19
18
17
16
INTFLGRDY7 INTFLGRDY6 INTFLGRDY5 INTFLGRDY4 INTFLGRDY3 INTFLGRDY2 INTFLGRDY1 INTFLGRDY0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
Bits
15
14
13
12
11
10
9
8
INTFLG
SUS15
INTFLG
SUS14
INTFLG
SUS13
INTFLG
SUS12
INTFLG
SUS11
INTFLG
SUS10
INTFLG
SUS9
INTFLG
SUS8
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
Bits
7
6
5
4
3
2
1
0
INTFLGSUS7 INTFLGSUS6 INTFLGSUS5 INTFLGSUS4 INTFLGSUS3 INTFLGSUS2 INTFLGSUS1 INTFLGSUS0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
RC-0
Legend: R = Read, W = Write, C = Clear, U = Undefined,
-n
= Value after reset, x = indeterminate
Содержание TMS470R1x
Страница 2: ...2 ...