![Texas Instruments TMS470R1x Скачать руководство пользователя страница 82](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091082.webp)
Control Registers and RAM
74
7.20
SPI Status Register (SPISTAT)
Bits 31:28
Reserved
Bit 27
BITERRLVL.
Bit error interrupt level.
1 =
A bit error interrupt is mapped to interrupt line INT1.
0 =
A bit error interrupt is mapped to interrupt line INT0.
Bit 26
DESYNCLVL.
De-synchronized slave interrupt level.
DESYNCLVL is used in master mode only.
1 =
An interrupt due to de-synchronization of the slave (DESYNC = 1) is
mapped to interrupt line INT1.
0 =
An interrupt due to de-synchronization of the slave (DESYNC = 1) is
mapped to interrupt line INT0.
Bit 25
PARERRLVL.
Parity error interrupt level.
1 =
A parity error interrupt (PARITYERR = 1) is mapped to interrupt line
INT1.
0 =
A parity error interrupt (PARITYERR = 1) is mapped to interrupt line
INT0.
Bit 24
TIMEOUTLVL.
ENA signal time-out interrupt level.
1 =
An interrupt on a time-out of the ENA signal (TIMEOUT = 1) is mapped
to interrupt line INT1.
0 =
An interrupt on a time-out of the ENA signal (TIMEOUT = 1) is mapped
to interrupt line INT0.
Bits
31
28
27
26
25
24
058h
Reserved
BITERRLVL
DESYNCLVL
PARERRLVL
TIMEOUTLVL
U
RW-0
RW-0
RW-0
RW-0
Bits
23
20
19
18
17
16
Reserved
BITERRENA
DESYNCENA
PARERRENA TIMEOUTENA
U
RW-0
RW-0
RW-0
RW-0
Bits
15
12
11
10
9
8
Reserved
BITERR
DESYNC
PARITYERR
TIMEOUT
U
RC-0
RC-0
RC-0
RC-0
Bits
7
0
LCSNR
R-0
Legend: R = Read, W = Write, C = Clear, U = Undefined,
-n
= Value after reset, x = indeterminate
Содержание TMS470R1x
Страница 2: ...2 ...