![Texas Instruments TMS470R1x Скачать руководство пользователя страница 69](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091069.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
61
7.14
MibSPI Pin Control Register 5 (SPIPC5)
Bits 31:12
Reserved.
Reads are undefined and writes have no effect
Bit 11:4
SCSDCLRx.
SPISCSx dataout clear.
Only active when the SPISCSx pins are configured as a general-purpose
output pins. A value of one written to this bit clears the corresponding
SCSDOUT bit (SPIPC3.4) to zero.
Write:
0 =
Has no effect
1 =
Logic 0 placed on SPISCSx pin
Read:
0 =
Current value on SPISCSx pin is logic 0.
1 =
Current value on SPISCSx pin is logic 1
Bit 3
SOMIDCLR.
SPISOMI dataout clear.
Only active when the SPISOMI pin is configured as a general-purpose output
pin. A value of one written to this bit clears the corresponding SPISOMIDOUT
bit (SPIPC3.3) to zero.
Write:
0 =
Has no effect
1 =
Logic 0 placed on SPISOMI pin
Read:
0 =
Current value on SPISOMI pin is logic 0.
1 =
Current value on SPISOMI pin is logic 1
Bits
31
16
0x2C
Reserved
U
Bits
15
12
11
10
9
8
Reserved
SCSDCLR7
SCSDCLR6
SCSDCLR5
SCSDCLR4
U
RW-0
RW-0
RW-0
RW-0
Bits
7
6
5
4
3
2
1
0
SCSDCLR3
SCSDCLR2
SCSDCLR1
SCSDCLR0
SOMIDCLR
SIMODCLR
CLKDCLR
ENADCLR
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
Legend :R = Read, W = Write, U = Undefined;
-n =
Value after reset
Содержание TMS470R1x
Страница 2: ...2 ...