![Texas Instruments TMS470R1x Скачать руководство пользователя страница 49](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091049.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
41
7.4
MibSPI Control Register 2 (SPICTRL2)
Bits 31:17
Reserved
Bit 16
LOOP BACK.
Internal loop-back test mode.
The internal self-test option can be enabled by setting this bit. If the SPISIMO
and SPISOMI pins are configured with SPI functionality, then the SPISIMO
pin is internally connected to the SPISOMI pin. The transmit data is looped
back as receive data and is stored in the receive field of the concerned buffer.
Externally, during loop-back operation, the SPICLK pin outputs an inactive
value and SPISOMI remains in high-impedance state. The MibSPI has to be
initialized in master mode before the loop-back can be selected. If the MibSPI
is initialized in slave mode or a data transfer is ongoing, errors may result.
1 =
Internal loop-back test mode enabled.
0 =
Internal loop-back test mode disabled.
Note:
This bit is only accessible in MibSPI mode
Bits 15:14
Reserved
Reads are undefined and writes have no effect.
Bits
31
17
16
004h
Reserved
LOOPBACK
U
RWP-0
Bits
15
14
13
8
Reserved
WDELAY0
U
RWP-0
Bits
7
6
5
4
3
2
1
0
SHIFTDIR0
PAR POL0
CLKMOD
SPIEN
MASTER
PWRDWN
POLARITY
PHASE
RWP-0
RWP-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
Legend: RW = Read/Write in all modes, WP = Write in privilege mode only, U = Undefined,
-n
= Value after reset, x = indeterminate
Содержание TMS470R1x
Страница 2: ...2 ...