Sample Rate Generator Registers (SRGR1 and SRGR2)
12-27
McBSP Registers
SPRU592E
7. SRGR1 Bit Descriptions (Continued)
Bit
Description
Value
Field
7–0
CLKGDV
0-255
Divide-down value for CLKG. The sample rate generator can accept an
input clock signal and divide it down according to CLKGDV to produce an
output clock signal, CLKG. The frequency of CLKG is:
CLKG frequency = (Input clock frequency) / ( 1)
The input clock is selected by the SCLKME and CLKSM bits:
SCLKME
CLKSM
Input Clock For
Sample Rate Generator
0
0
Signal on CLKS pin
0
1
McBSP internal input clock
1
0
Signal on CLKR pin
1
1
Signal on CLKX pin
A DSP reset forces the CLKG frequency to 1/2 the input clock frequency
(CLKGDV = 1), and the reset selects the McBSP internal input clock as the
input clock.
The maximum frequency for the McBSP on the
TMS320VC5503/5507/5509 and TMS320VC5510 devices is 1/2 the CPU
clock frequency. The maximum frequency for the McBSP on the
TMS320VC5501 and TMS320VC5502 devices is 1/2 the frequency of the
slow peripherals clock. See the device-specific data manual for timing
requirements for the McBSP.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...