Setting the SRG Input Clock Polarity
8-39
Transmitter Configuration
SPRU592E
27. Register Bits Used to Set the SRG Input Clock Polarity (Continued)
Register
Function
Name
Bit
PCR
0
CLKRP
CLKR Pin Polarity
CLKRP determines the input clock polarity when the CLKR pin supplies the
input clock (SCLKME = 1 and CLKSM = 0).
CLKRP = 0
Rising edge on CLKR pin generates transitions on CLKG
and FSG.
CLKRP = 1
Falling edge on CLKR pin generates transitions on CLKG
and FSG.
8.24.1 Using CLKSP/CLKXP/CLKRP to Choose an Input Clock Polarity
The sample rate generator can produce a clock signal (CLKG) and a
frame-sync signal (FSG) for use by the receiver, the transmitter, or both. To
produce CLKG and FSG, the sample rate generator must be driven by an input
clock signal derived from the McBSP internal input clock or from an external
clock on the CLKX pin, CLKR pin, or (if present) CLKS pin. If you use a pin,
choose a polarity for the SRG input clock by programming the appropriate
polarity bit (CLKXP for the CLKX pin, CLKRP for the CLKR pin, CLKSP for the
CLKS pin). The polarity determines whether the rising or falling edge of the
input clock generates transitions on CLKG and FSG.
Note:
On TMS320VC5501 and TMS320VC5502 devices, the polarity of the
SRG input clock is always positive (rising edge), regardless of CLKRP or
CLKXP.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...