Setting the Receive Clock Mode
7-33
Receiver Configuration
SPRU592E
Table 7
−
24. Select Sources to Provide the Receive Clock Signal and the Effect on the
CLKR Pin
DLB in
SPCR1
CLKRM in
PCR
Source of Receive Clock
CLKR Pin Status
0
0
The CLKR pin is an input driven by an
external clock. The external clock
signal is inverted as determined by
CLKRP before being used.
Input
0
1
The sample rate generator clock
(CLKG) drives internal CLKR.
Output. CLKG, inverted as determined by
CLKRP, is driven out on the CLKR pin.
1
0
Internal CLKX drives internal CLKR.
For details on configuring CLKX, see
Chapter 8,
Transmitter Configuration
.
High impedance
1
1
Internal CLKX drives internal CLKR.
For details on configuring CLKX, see
Chapter 8,
Transmitter Configuration
.
Output. Internal CLKR (same as internal
CLKX) is inverted as determined by CLKRP
before being driven out on the CLKR pin.
Содержание TMS320VC5509
Страница 5: ...vi This page is intentionally left blank ...
Страница 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Страница 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Страница 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Страница 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Страница 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Страница 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Страница 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...