Preliminary
Registers
www.ti.com
2.4.5 DMM TILER Orientation Registers: DMM_TILER_OR0-DMM_TILER_OR1
The DMM TILER Orientation register is shown and described in the figure and table below.
Figure 2-61. DMM_TILER_OR Registers
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
W7
OR7
W6
OR6
W5
OR5
W4
OR4
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
15
14
12
11
10
8
7
6
4
3
2
0
W3
OR3
W2
OR2
W1
OR1
W0
OR0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 2-15. DMM_TILER_OR Registers Field Descriptions
Bit
Field
Value
Description
Type
31
W7
0
Write-enable for OR7 bit-field; OR7 field is unchanged
R/W
30-28
OR7
0
Orientation for initiator 8.n+7
R/W
27
W6
0
Write-enable for OR6 bit-field; OR6 field is unchanged
R/W
26-24
OR6
0
Orientation for initiator 8.n+6
R/W
23
W5
0
Write-enable for OR5 bit-field; OR5 field is unchanged
R/W
22-20
OR5
0
Orientation for initiator 8.n+5
R/W
19
W4
0
Write-enable for OR4 bit-field; OR4 field is unchanged
R/W
18-16
OR4
0
Orientation for initiator 8.n+4
R/W
15
W3
0
Write-enable for OR3 bit-field; OR3 field is unchanged
R/W
14-12
OR3
0
Orientation for initiator 8.n+3
R/W
11
W2
0
Write-enable for OR2 bit-field; OR2 field is unchanged
R/W
10-8
OR2
0
Orientation for initiator 8.n+2
R/W
7
W1
0
Write-enable for OR1 bit-field; OR1 field is unchanged
R/W
6-4
OR1
0
Orientation for initiator 8.n+1
R/W
3
W0
0
Write-enable for OR0 bit-field; OR0 field is unchanged
R/W
2-0
OR0
0
Orientation for initiator 8.n+0
R/W
2.4.6 DMM PAT Configuration Register: DMM_PAT_CONFIG
The DMM PAT Configuration register is shown and described in the figure and table below.
Figure 2-62. DMM_PAT_CONFIG Register
31
4
3
2
1
0
Reserved
MODE3
MODE2
MODE1
MODE0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 2-16. DMM_PAT_CONFIG Register Field Descriptions
Bit
Field
Value
Description
Type
31-4
Reserved
0
Reserved
R
3
MODE3
0
Mode of Refill Engine 3 0 : Normal Mode 1h : Direct LUT access
R/W
2
MODE2
0
Mode of Refill Engine 1 0 : Normal Mode 1h : Direct LUT access
R/W
1
MODE1
0
Mode of Refill Engine 2 0 : Normal Mode 1h : Direct LUT access
R/W
0
MODE0
0
Mode of Refill Engine 0 0 : Normal Mode 1h : Direct LUT access
R/W
388
DMM/TILER
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...