SDRAM Interface
9-33
External Memory Interface
Table 9–14 describes the addressing for a 32-bit wide ’C6211/C6711 SDRAM
interface. The address presented on the pins are shifted for 8-bit and 16-bit
interfaces.
Table 9–14. TMS320C6211/C6711 Byte Address to EA Mapping for 32-bit Interface
E
A
[21:17]
E
A
16
E
A
15
E
A
14
E
A
13
S
D
A
10
E
A
11
E
A
10
E
A
9
E
A
8
E
A
7
E
A
6
E
A
5
E
A
4
E
A
3
E
A
2
# of column
address bits
DRAM Cmd
A
14
A
13
A
12
A
11
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
8
RAS
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
CAS
24
23
22
21
20
19
18
9
8
7
6
5
4
3
2
9
RAS
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
CAS
25
24
23
22
21
20
10
9
8
7
6
5
4
3
2
10
RAS
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
CAS
26
25
24
23
22
11
10
9
8
7
6
5
4
3
2
Legend:
Bit is internally latched during an ACTV command.
Reserved for future use. Undefined.