14.6.2.12 I2C Extended Mode Register (I2CEMDR) (Offset = Bh) [reset = 1h]
I2C Extended Mode
Figure 14-30. I2C Extended Mode Register (I2CEMDR)
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
BC
R-0h
R/W-1h
Table 14-21. I2C Extended Mode Register (I2CEMDR) Field Descriptions
Bit
Field
Type
Reset
Description
15-1
RESERVED
R
0h
Reserved
0
BC
R/W
1h
Backwards compatibility mode.
This bit affects the timing of the transmit status bits (XRDY and
XSMT) in the I2CSTR register when in slave transmitter mode.
Check Backwards Compatibility Mode Bit, Slave Transmitter diagram
for more details.
Reset type: SYSRSn
0h (R/W) = See the "Backwards Compatibility Mode Bit, Slave
Transmitter" Figure for details.
1h (R/W) = See the "Backwards Compatibility Mode Bit, Slave
Transmitter" Figure for details.
Inter-Integrated Circuit Module (I2C)
872
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......