Table 11-1. Peripheral Interrupt Trigger Source Options
Peripheral
Interrupt Trigger Source
CPU
DMA Software bit (CHx.CONTROL.PERINTFRC) only
ADC
ADCINT 1
ADCINT 2
External Interrupts
External Interrupt 1
External Interrupt 2
External Interrupt 3
CPU Timers
Timer 0 Overflow
Timer 1 Overflow
Timer 2 Overflow
McBSP
McBSP Transmit Buffer Empty
McBSP Receive Buffer Full
ePWM2
ADC Start of Conversion A
ADC Start of Conversion B
ePWM3
ADC Start of Conversion A
ADC Start of Conversion B
ePWM4
ADC Start of Conversion A
ADC Start of Conversion B
ePWM5
ADC Start of Conversion A
ADC Start of Conversion B
ePWM6
ADC Start of Conversion A
ADC Start of Conversion B
ePWM7
ADC Start of Conversion A
ADC Start of Conversion B
USB
USB Endpoint 1 Receive Full
USB
USB Endpoint 1 Transmit Empty
USB
USB Endpoint 2 Receive Full
USB
USB Endpoint 2 Transmit Empty
USB
USB Endpoint 3 Receive Full
USB
USB Endpoint 3 Transmit Empty
11.3.3 DMA Bus
The DMA bus architecture consists of a 22-bit address bus, a 32-bit data read bus, and a 32-bit data write bus.
Memories and register locations connected to the DMA bus are via interfaces that sometimes share resources
with the CPU memory or peripheral bus. Arbitration rules are defined in
are connected to the DMA bus:
• L5 SARAM
• L6 SARAM
• L7 SARAM
• L8 SARAM
• ADC Memory Mapped Result Registers
• McBSP Data Receive Registers (DRR2/DRR1) and Data Transmit Registers (DXR2/DXR1)
• ePWM1-8/HRPWM1-8 Registers
• USB Transmit and Receive Endpoints 1-3
Direct Memory Access (DMA) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
731
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......