7.10.2.13 QEPCTL Register (Offset = 15h) [reset = 0h]
QEP Control
Figure 7-33. QEPCTL Register
15
14
13
12
11
10
9
8
FREE_SOFT
PCRM
SEI
IEI
R/W-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
SWI
SEL
IEL
QPEN
QCLM
UTE
WDE
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 7-18. QEPCTL Register Field Descriptions
Bit
Field
Type
Reset
Description
15-14
FREE_SOFT
R/W
0h
Emulation mode
Reset type: SYSRSn
0h (R/W) = QPOSCNT behavior
Position counter stops immediately on emulation suspend
0h (R/W) = QWDTMR behavior
Watchdog counter stops immediately
0h (R/W) = QUTMR behavior
Unit timer stops immediately
0h (R/W) = QCTMR behavior
Capture Timer stops immediately
1h (R/W) = QPOSCNT behavior
Position counter continues to count until the rollover
1h (R/W) = QWDTMR behavior
Watchdog counter counts until WD period match roll over
1h (R/W) = QUTMR behavior
Unit timer counts until period rollover
1h (R/W) = QCTMR behavior
Capture Timer counts until next unit period event
2h (R/W) = QPOSCNT behavior
Position counter is unaffected by emulation suspend
2h (R/W) = QWDTMR behavior
Watchdog counter is unaffected by emulation suspend
2h (R/W) = QUTMR behavior
Unit timer is unaffected by emulation suspend
2h (R/W) = QCTMR behavior
Capture Timer is unaffected by emulation suspend
3h (R/W) = Same as FREE_SOFT_2
13-12
PCRM
R/W
0h
Position counter reset
Reset type: SYSRSn
0h (R/W) = Position counter reset on an index event
1h (R/W) = Position counter reset on the maximum position
2h (R/W) = Position counter reset on the first index event
3h (R/W) = Position counter reset on a unit time event
Enhanced Quadrature Encoder Pulse (eQEP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
493
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......