Register 1: EPI Configuration (EPICFG), offset 0x000
Important:
The
MODE
field determines which configuration register is accessed for offsets 0x010
and 0x014. Any write to the
EPICFG
register resets the register contents at offsets
0x010 and 0x014.
The configuration register is used to enable the block, select a mode, and select the basic pin use
(based on the mode). Note that attempting to program an undefined
MODE
field clears the
BLKEN
bit and disables the EPI controller.
EPI Configuration (EPICFG)
Base 0x400D.0000
Offset 0x000
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
MODE
BLKEN
reserved
INTDIV
reserved
RW
RW
RW
RW
RW
RO
RO
RO
RW
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.00
RO
reserved
31:9
Integer Clock Divider Enable
Description
Value
EPIBAUD
register values create formula clock divide.
0
EPIBAUD
register values create integer clock divide.
1
0
RW
INTDIV
8
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
7:5
Block Enable
Description
Value
The EPI controller is disabled.
0
The EPI controller is enabled.
1
0
RW
BLKEN
4
857
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller