Register 15: Flash DMA Address Size (FLASHDMASZ), offset 0xFD0
The
FLASHDMASZ
register contains the area of Flash that the µDMA can access.
Note:
The µDMA can access Flash in Run Mode only (not available in low power modes).
Flash DMA Address Size (FLASHDMASZ)
Base 0x400F.D000
Offset 0xFD0
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
SIZE
reserved
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
SIZE
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000
RO
reserved
31:18
µDMA-accessible Memory Size
The size of the region addressable by the µDMA. Note that the
DFA
bit
must be set in the
FLASHPP
register before this value can be
programmed. Size of region is defined as 2*(SIZE + 1) KB.
0x0
RW
SIZE
17:0
649
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller