Register 5: Flash Controller Interrupt Mask (FCIM), offset 0x010
This register controls whether the Flash memory controller generates interrupts to the controller.
Flash Controller Interrupt Mask (FCIM)
Base 0x400F.D000
Offset 0x010
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
AMASK
PMASK
EMASK
reserved
VOLTMASK
INVDMASK
ERMASK
reserved
PROGMASK
reserved
RW
RW
RW
RO
RO
RO
RO
RO
RO
RW
RW
RW
RO
RW
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:14
Program Verify Error Interrupt Mask
Description
Value
The
PROGRIS
interrupt is suppressed and not sent to the
interrupt controller.
0
An interrupt is sent to the interrupt controller when the
PROGRIS
bit is set.
1
0
RW
PROGMASK
13
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
12
Erase Verify Error Interrupt Mask
Description
Value
The
ERRIS
interrupt is suppressed and not sent to the interrupt
controller.
0
An interrupt is sent to the interrupt controller when the
ERRIS
bit is set.
1
0
RW
ERMASK
11
Invalid Data Interrupt Mask
Description
Value
The
INVDRIS
interrupt is suppressed and not sent to the
interrupt controller.
0
An interrupt is sent to the interrupt controller when the
INVDRIS
bit is set.
1
0
RW
INVDMASK
10
633
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller