Register 7: Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C
This register is the masked interrupt status for the Hibernation module interrupt sources. Bits in this
register are the AND of the corresponding bits in the
HIBRIS
and
HIBIM
registers. When both
corresponding bits are set, the bit in this register is set, and the interrupt is sent to the interrupt
controller.
Hibernation Masked Interrupt Status (HIBMIS)
Base 0x400F.C000
Offset 0x01C
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RTCALT0
reserved
LOWBAT
EXTW
WC
PADIOWK
RSTWK
VDDFAIL
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:8
VDD Fail Interrupt Mask
Description
Value
An
VDDFAIL
interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to a an arbitrary loss
of power or because on or more of the voltage supplies (VDD,
VDDA or VDDC) has dropped below the defined operating
range.
1
0
RO
VDDFAIL
7
Reset Pad I/O Wake-Up Interrupt Mask
Description
Value
An external reset interrupt has not occurred or is masked.
0
An unmasked interrupt was signaled due to a
RESET
pin
assertion.
1
0
RO
RSTWK
6
Pad I/O Wake-Up Interrupt Mask
Description
Value
An external GPIO or reset interrupt has not occurred or is
masked.
0
An unmasked interrupt was signaled due to a wake-enabled
GPIO or
RESET
pin assertion.
1
0
RO
PADIOWK
5
June 18, 2014
566
Texas Instruments-Production Data
Hibernation Module