Register 3: Hibernation RTC Load (HIBRTCLD), offset 0x00C
This register is used to load a 32-bit value loaded into the RTC counter. The load occurs immediately
upon this register being written. When this register is written, the 15-bit sub seconds counter is also
cleared.
Note:
This register is protected from errant code by using the
HIBLOCK
register. This register is
write-only; any reads to this register read back as zeros.
Note:
Except for the
HIBIO
and a portion of the
HIBIC
register, all other Hibernation module
registers are on the Hibernation module clock domain and have special timing requirements.
Software should make use of the
WRC
bit in the
HIBCTL
register to ensure that the required
timing gap has elapsed. If the
WRC
bit is clear, any attempted write access is ignored. See
“Register Access Timing” on page 535. The
HIBIO
register and bits
RSTWK
,
PADIOWK
and
WC
of the
HIBIC
register do not require waiting for write to complete. Because these registers
are clocked by the system clock, writes to these registers/bits are immediate.
Writing to registers other than the
HIBCTL
and
HIBIM
before the
CLK32EN
bit in the
HIBCTL
register has been set may produce unexpected results.
Hibernation RTC Load (HIBRTCLD)
Base 0x400F.C000
Offset 0x00C
Type WO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
RTCLD
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RTCLD
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
WO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
RTC Load
A write loads the current value into the RTC counter (
RTCC
).
A read returns the 32-bit load value.
0x0000.0000
WO
RTCLD
31:0
June 18, 2014
556
Texas Instruments-Production Data
Hibernation Module