![Texas Instruments TM4C1294NCPDT Скачать руководство пользователя страница 315](http://html1.mh-extra.com/html/texas-instruments/tm4c1294ncpdt/tm4c1294ncpdt_datasheet_1095593315.webp)
Register 35: Ethernet MAC Memory Power Control (EMACMPC), offset 0x28C
This register provides power control to the peripheral memory array.
Note:
The EMAC memory array does not support retention and can only be turned ON and OFF.
Memory array OFF is supported only when the power domain is off. If the memory array is
turned on (
PWRCTL
= 0x3) and the power control to the EMAC is removed by clearing the
P0
bit of the
PCEMAC
register, the memory array is turned off and the
MEMSTAT
bit in the
EMACPDS
register is 0x0.
Ethernet MAC Memory Power Control (EMACMPC)
Base 0x400F.E000
Offset 0x28C
Type RW, reset 0x0000.0003
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
PWRCTL
reserved
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
31:2
Memory Array Power Control
Description
Value
Array OFF
0x0
Note:
Array OFF Mode is only supported when the
P0
bit
of the
PCEMAC
register at offset 0x99C is set to
0.
Reserved
0x1-0x2
Array On
0x3
0x3
RW
PWRCTL
1:0
315
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller