Register 67: Memory Management Fault Address (MMADDR), offset 0xD34
Note:
This register can only be accessed from privileged mode.
The
MMADDR
register contains the address of the location that generated a memory management
fault. When an unaligned access faults, the address in the
MMADDR
register is the actual address
that faulted. Because a single read or write instruction can be split into multiple aligned accesses,
the fault address can be any address in the range of the requested access size. Bits in the
Memory
Management Fault Status (MFAULTSTAT)
register indicate the cause of the fault and whether
the value in the
MMADDR
register is valid (see page 184).
Memory Management Fault Address (MMADDR)
Base 0xE000.E000
Offset 0xD34
Type RW, reset -
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
ADDR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
ADDR
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Type
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Reset
Description
Reset
Type
Name
Bit/Field
Fault Address
When the
MMARV
bit of
MFAULTSTAT
is set, this field holds the address
of the location that generated the memory management fault.
-
RW
ADDR
31:0
191
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller