27.6
Power and Brown-Out
Table 27-13. Power and Brown-Out Levels
Unit
Max
Nom
Min
Parameter Name
Parameter
Parameter
No.
µs
∞
-
-
Analog Supply voltage (V
DDA
) rise time
T
VDDA_RISE
P1
µs
∞
-
-
I/O Supply voltage (V
DD
) rise time
T
VDD_RISE
P2
µs
150
-
10
Core Supply Voltage (V
DDC
) rise time
T
VDDC_RISE
a
P3
V
2.72
2.35
1.98
Power-On Reset Threshold (Rising Edge)
V
POR
P4
V
2.56
2.20
1.84
Power-On Reset Threshold (Falling Edge)
V
0.24
0.15
0.06
Power-On Reset Hysteresis
V
2.97
2.82
2.67
V
DDA
Power-OK Threshold (Rising Edge)
V
DDA_POK
P5
V
2.89
2.80
2.71
V
DDA
Brown-Out Reset Threshold
V
DDA_BOR0
P6
V
2.90
2.80
2.65
V
DD
Power-OK Threshold (Rising Edge)
V
DD_POK
P7
V
2.85
2.76
2.67
V
DD
Power-OK Threshold (Falling Edge)
V
2.95
2.86
2.77
V
DD
Brown-Out Reset Threshold
V
DD_BOR0
P8
V
1.10
0.95
0.85
V
DDC
Power-OK Threshold (Rising Edge)
V
DDC_POK
P9
V
0.85
0.80
0.71
V
DDC
Power-OK Threshold (Falling Edge)
a. The MIN and MAX values are based on an external filter capacitor load within the range of C
LDO
. Please refer to “On-Chip
Low Drop-Out (LDO) Regulator” on page 1834 for the C
LDO
value.
27.6.1
V
DDA
Levels
The V
DDA
supply has three monitors:
■ Power-On Reset (POR)
■ Power-OK (POK)
■ Brown Out Reset (BOR)
The POR monitor is used to keep the analog circuitry in reset until the V
DDA
supply has reached
the correct range for the analog circuitry to begin operating. The POK monitor is used to keep the
digital circuitry in reset until the V
DDA
power supply is at an acceptable operational level. The digital
reset is only released when the Power-On Reset has deasserted and all of the Power-OK monitors
for each of the supplies indicate that power levels are in operational ranges. The BOR monitor is
used to generate a reset to the device or assert an interrupt if the V
DDA
supply drops below its
operational range.
Note:
V
DDA
BOR and V
DD
BOR events are a combined BOR to the system logic, such that if either
BOR event occurs, the following bits are affected:
■
BORRIS
bit in the
Raw Interrupt Status (RIS
) register, System Control offset 0x050.
See page 261.
■
BORMIS
bit in the
Masked Interrupt Status and Clear (MISC)
register, System Control
offset 0x058. This bit is set only if the
BORIM
bit in the
Interrupt Mask Control (IMC)
register has been set. See page 263 and page 265.
June 18, 2014
1826
Texas Instruments-Production Data
Electrical Characteristics