Register 33: ADC Sample Sequence 1 Operation (ADCSSOP1), offset 0x070
Register 34: ADC Sample Sequence 2 Operation (ADCSSOP2), offset 0x090
This register determines whether the sample from the given conversion on Sample Sequence n is
saved in the Sample Sequence n FIFO or sent to the digital comparator unit. The
ADCSSOP1
register controls Sample Sequencer 1 and the
ADCSSOP2
register controls Sample Sequencer 2.
ADC Sample Sequence n Operation (ADCSSOPn)
ADC0 base: 0x4003.8000
ADC1 base: 0x4003.9000
Offset 0x070
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
S0DCOP
reserved
S1DCOP
reserved
S2DCOP
reserved
S3DCOP
reserved
RW
RO
RO
RO
RW
RO
RO
RO
RW
RO
RO
RO
RW
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.0
RO
reserved
31:13
Sample 3 Digital Comparator Operation
Description
Value
The fourth sample is saved in Sample Sequence FIFOn.
0
The fourth sample is sent to the digital comparator unit specified
by the
S3DCSEL
bit in the
ADCSSDC0n
register, and the value
is not written to the FIFO.
1
0
RW
S3DCOP
12
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
11:9
Sample 2 Digital Comparator Operation
Same definition as
S3DCOP
but used during the third sample.
0
RW
S2DCOP
8
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
7:5
Sample 1 Digital Comparator Operation
Same definition as
S3DCOP
but used during the second sample.
0
RW
S1DCOP
4
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0
RO
reserved
3:1
Sample 0 Digital Comparator Operation
Same definition as
S3DCOP
but used during the first sample.
0
RW
S0DCOP
0
June 18, 2014
1134
Texas Instruments-Production Data
Analog-to-Digital Converter (ADC)