Chapter 5
SLAU434 – May 2012
Register Map
The TLV320DAC3203 contains 108 pages of 8-bit registers, each page can contain up to 128 registers.
The register pages are divided up based on functional blocks for this device. Page 0 is the default home
page after hardware reset.
5.1
Register Map Summary
Table 5-1. Summary of Register Map
PAGE NO.
DESCRIPTION
0
Configuration for Serial Interface, Digital IO, Clocking, ADC and DAC configuration etc.
1
Configuration for Analog PGAs, ADC, DAC, Output.Drivers, Volume controls etc.
2-7
Reserved
8
ADC adaptive filtering control and ADC Coefficient Buffer-A (0:29). See
9-10
ADC Coefficient Buffer-A (30:63). See
and
.
11-25
Reserved
26-28
ADC Coefficient Buffer-B (0:63). See
and
29-43
Reserved
44
DAC adaptive filtering control and DAC Coefficient Buffer-A (0:29). See
45-46
DAC Coefficient BufferA (30:76). See
and
.
47-61
Reserved
62-64
DAC Coefficient BufferB C(0:76). See
and
.
65-255
Reserved
5.2
Page 0 Registers
5.2.1
Page 0 / Register 0: Page Select Register - 0x00 / 0x00
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0000 0000
Page Select Register
0-255: Selects the Register Page for next read or write command.
Refer Table "Summary of Memory Map" for details.
5.2.2
Page 0 / Register 1: Software Reset Register - 0x00 / 0x01
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D1
R
0000 000
Reserved, Write only default values
D0
W
0
Self clearing software reset bit
0: Don't care
1: Self clearing software reset
5.2.3
Page 0 / Register 2: Reserved Register - 0x00 / 0x02
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0XXX 0XXX Reserved, Write only default values
79
SLAU434 – May 2012
Register Map
Copyright © 2012, Texas Instruments Incorporated