![Texas Instruments SimpleLink MSP432P4 Series Скачать руководство пользователя страница 366](http://html1.mh-extra.com/html/texas-instruments/simplelink-msp432p4-series/simplelink-msp432p4-series_technical-reference-manual_1095579366.webp)
SYSCTL_A Registers
366
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.18 SYS_SRAM_BLKRET_CTL2 Register (offset = 0078h)
SRAM Block Retention Control Register 2
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBLOCKS
register.
NOTE:
This register will be implemented only in devices which have greater than 64 blocks as per
the SYS_SRAM_NUMBLOCKS register.
Figure 5-27. SYS_SRAM_BLKRET_CTL2 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BLK95
_RET
BLK94
_RET
BLK93
_RET
BLK92
_RET
BLK91
_RET
BLK90
_RET
BLK89
_RET
BLK88
_RET
BLK87
_RET
BLK86
_RET
BLK85
_RET
BLK84
_RET
BLK83
_RET
BLK82
_RET
BLK81
_RET
BLK80
_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BLK79
_RET
BLK78
_RET
BLK77
_RET
BLK76
_RET
BLK75
_RET
BLK74
_RET
BLK73
_RET
BLK72
_RET
BLK71
_RET
BLK70
_RET
BLK69
_RET
BLK68
_RET
BLK67
_RET
BLK66
_RET
BLK65
_RET
BLK64
_RET
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
rw-1
(1)
Value of this bit is a don't care in when the device enters LPM3.5 or LPM4.5 modes of operation. It is always reset, and the SRAM block
associated with this bit does not retain its contents.
(2)
Writes to this bit are allowed ONLY when the BLK_RDY bit of SYS_SRAM_STAT register is set to 1. If the SRAM_RDY bit is 0, writes to
this bit are ignored.
Table 5-30. SYS_SRAM_BLKRET_CTL2 Register Description
Bit
Field
Type
Reset
Description
31
BLK95_RET
(1) (2)
RW
1h
0b = Block95 of the SRAM is not retained in LPM3 or LPM4
1b = Block95 of the SRAM is retained in LPM3 and LPM4
30
BLK94_RET
(1) (2)
RW
1h
0b = Block94 of the SRAM is not retained in LPM3 or LPM4
1b = Block94 of the SRAM is retained in LPM3 and LPM4
29
BLK93_RET
(1) (2)
RW
1h
0b = Block93 of the SRAM is not retained in LPM3 or LPM4
1b = Block93 of the SRAM is retained in LPM3 and LPM4
28
BLK92_RET
(1) (2)
RW
1h
0b = Block92 of the SRAM is not retained in LPM3 or LPM4
1b = Block92 of the SRAM is retained in LPM3 and LPM4
27
BLK91_RET
(1) (2)
RW
1h
0b = Block91 of the SRAM is not retained in LPM3 or LPM4
1b = Block91 of the SRAM is retained in LPM3 and LPM4
26
BLK90_RET
(1) (2)
RW
1h
0b = Block90 of the SRAM is not retained in LPM3 or LPM4
1b = Block90 of the SRAM is retained in LPM3 and LPM4
25
BLK89_RET
(1) (2)
RW
1h
0b = Block89 of the SRAM is not retained in LPM3 or LPM4
1b = Block89 of the SRAM is retained in LPM3 and LPM4
24
BLK88_RET
(1) (2)
RW
1h
0b = Block88 of the SRAM is not retained in LPM3 or LPM4
1b = Block88 of the SRAM is retained in LPM3 and LPM4
23
BLK87_RET
(1) (2)
RW
1h
0b = Block87 of the SRAM is not retained in LPM3 or LPM4
1b = Block87 of the SRAM is retained in LPM3 and LPM4
22
BLK86_RET
(1) (2)
RW
1h
0b = Block86 of the SRAM is not retained in LPM3 or LPM4
1b = Block86 of the SRAM is retained in LPM3 and LPM4
21
BLK85_RET
(1) (2)
RW
1h
0b = Block85 of the SRAM is not retained in LPM3 or LPM4
1b = Block85 of the SRAM is retained in LPM3 and LPM4
20
BLK84_RET
(1) (2)
RW
1h
0b = Block84 of the SRAM is not retained in LPM3 or LPM4
1b = Block84 of the SRAM is retained in LPM3 and LPM4
19
BLK83_RET
(1) (2)
RW
1h
0b = Block83 of the SRAM is not retained in LPM3 or LPM4
1b = Block83 of the SRAM is retained in LPM3 and LPM4