LCD Controller Registers
11-24
11.8.1 LCD Control Register 1 (LCDControl)
Table 11–11. LCD Control Register (LCDControl)
Bit
Name
Value
Description
Reset
Value
31–25
–
Reserved
0
24
5-6-5
STN
12 BPP (5-6-5) mode
0
0
On
1
Off
16 bits of data are in the frame buffer, but only 12 bits are dithered
and sent out.
23
TFT Map
TFT alternate signal mapping:
0
0
Output pixel data for 1, 2, 4, and 8 BPP modes are right aligned
on LCD pins (11:0)
1
Output pixel data for 1, 2, 4, and 8 BPP are converted to 5-6-5
format using pins (15:0)
R3 R2 R1 R0 R3 G3 G2 G1 G0 G3 G2 B3 B2 B1 B0 B3
22
LCDCB1
LCD control bit 1
See Table 11–16 for proper settings for this field.
0
21–20
PLM
Palette loading mode. Must precede data-loading-only mode.
0
00
Palette and data loading, reset value
01
Palette loading
10
Data loading
19–12
FDD
FIFO DMA request delay
Encoded value (0–255) used to specify the number of memory
controller clocks. The input FIFO DMA request must be disabled.
The clock count starts after 16 words read in the input FIFO.
Programming FDD = 00h disables this function.
0
11–10
–
Reserved
0