OMAP5910 Configuration Registers
6-33
MPU Private Peripherals
Table 6–32. Functional Multiplexing Control 4 Register (FUNC_MUX_CTRL_4) (Continued)
Bits
Reset
Value
R/W
Description
Name
23–21
CONF_CAM_EXCLK_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to CAM.EXCLK at
reset.
The control for this I/O is forced to 000 at reset
and while in compatibility mode.
R/W
0x0
20–18
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
17–15
CONF_MCBSP1_DOUT_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCBSP1.DX at
reset.
The control for this I/O is forced to 000 at reset
and while in compatibility mode.
R/W
0x0
14–12
CONF_MCBSP1_SYNC_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCBSP1.FSX
at reset.
The control for this I/O is forced to 000 at reset
and while in compatibility mode.
R/W
0x0
11–0
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
Table 6–33. Functional Multiplexing Control 5 Register (FUNC_MUX_CTRL_5)
Bits
Name
Description
R/W
Reset
Value
31–30
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
29–27
CONF_CAM_RSTZ_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to CAM.RSTZ at
reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0