DMA Controller
3-21
DSP Subsystem
3.4.2
DMA Controller Configuration Registers
Table 3–5 lists the DMA controller configuration registers.
Table 3–5. DMA Controller Configuration Registers
Register
Description
Word Address
DMA_GCR
Global control
0E00h
DMA_GTCR
Global time-out control
0E01h
DMA_GSCR
Global software incompatible control
0E02h
Channel 0
DMA_CSDP0
Channel 0 source destination parameters
0C00h
DMA_CCR0
Channel 0 control
0C01h
DMA_CICR0
Channel 0 interrupt control
0C02h
DMA_CSR0
Channel 0 status
0C03h
DMA_CSSA_L0
Channel 0 source start address, lower bits
0C04h
DMA_CSSA_U0
Channel 0 source start address, upper bits
0C05h
DMA_CDSA_L0
Channel 0 destination start address, lower bits
0C06h
DMA_CDSA_U0
Channel 0 destination start address, upper bits
0C07h
DMA_CEN0
Channel 0 element number
0C08h
DMA_CFN0
Channel 0 frame number
0C09h
DMA_CSFI0
Channel 0 source frame index
0C0Ah
DMA_CSEI0
Channel 0 source element index
0C0Bh
DMA_CSAC0
Channel 0 source address counter
0C0Ch
DMA_CDAC0
Channel 0 destination address counter
0C0Dh
DMA_CDEI0
Channel 0 destination element index
0C0Eh
DMA_CDFI0
Channel 0 destination frame index
0C0Fh
Channel 1
DMA_CSDP1
Channel 1 source destination parameters
0C20h
DMA_CCR1
Channel 1 control
0C21h
DMA_CICR1
Channel 1 interrupt control
0C22h