Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-514. Register Call Summary for Register WUGEN_PENDEVT0
IVA2.2 Subsystem Functional Description
•
Interrupts, DMA Requests, and Event Management
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
•
:
Table 5-515. WUGEN_PENDEVT1
Address Offset
0x094
Physical address
0x01C2 1094
Instance
IVA2.2 WUGEN
Description
This register holds the masked pending interrupts (MSB)
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PENDIRQ47
PENDIRQ46
PENDIRQ45
PENDIRQ44
PENDIRQ43
PENDIRQ42
PENDIRQ41
PENDIRQ40
PENDIRQ39
PENDIRQ38
PENDIRQ37
PENDIRQ36
PENDIRQ35
PENDIRQ34
PENDIRQ33
PENDIRQ32
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Read returns 0.
R
0x0000
15
PENDIRQ47
Masked pending interrupt number 47
R
0
14
PENDIRQ46
Masked pending interrupt number 46
R
0
13
PENDIRQ45
Masked pending interrupt number 45
R
0
12
PENDIRQ44
Masked pending interrupt number 44
R
0
11
PENDIRQ43
Masked pending interrupt number 43
R
0
10
PENDIRQ42
Masked pending interrupt number 42
R
0
9
PENDIRQ41
Masked pending interrupt number 41
R
0
8
PENDIRQ40
Masked pending interrupt number 40
R
0
7
PENDIRQ39
Masked pending interrupt number 39
R
0
6
PENDIRQ38
Masked pending interrupt number 38
R
0
5
PENDIRQ37
Masked pending interrupt number 37
R
0
4
PENDIRQ36
Masked pending interrupt number 36
R
0
3
PENDIRQ35
Masked pending interrupt number 35
R
0
2
PENDIRQ34
Masked pending interrupt number 34
R
0
1
PENDIRQ33
Masked pending interrupt number 33
R
0
0
PENDIRQ32
Masked pending interrupt number 32
R
0
Table 5-516. Register Call Summary for Register WUGEN_PENDEVT1
IVA2.2 Subsystem Functional Description
•
Interrupts, DMA Requests, and Event Management
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
•
:
999
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...