Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-34. EXPMASKi
Address Offset
(0x4*i)
Physical address
0x0180 00C0 + (0x4*i)
Instance
IVA2.2 GEMIC
Description
Exception Mask Register 0
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
XM
Bits
Field Name
Description
Type
Reset
31:0
XM
Enables event from being used in the exception combiner:
RW
0xFFFF FFFF
0: Will be combined
1: Is disabled from being combined
Table 5-35. Register Call Summary for Register EXPMASKi
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
:
Table 5-36. MEXPFLAGi
Address Offset
(0x4*i)
Physical address
0x0180 00E0 + (0x4*i)
Instance
IVA2.2 GEMIC
Description
Masked Exception Flag Register 0
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
MXF
Bits
Field Name
Description
Type
Reset
31:0
MXF
Masked Exception Flag
R
0
0: No unmasked exception occurred
1: An unmasked exception occurred
Table 5-37. Register Call Summary for Register MEXPFLAGi
IVA2.2 Subsystem Register Manual
•
:
Table 5-38. INTMUXj
Address Offset
(0x4*j), j= 1 to 3
Physical address
0x0180 0104 + (0x4*i)
Instance
IVA2.2 GEMIC
Description
Interrupt Mux Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
INTSEL(j*4+3)
INTSEL(j*4+2)
INTSEL(j*4+1)
INTSEL(j*4)
Reserved
Reserved
Reserved
Reserved
808
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...