Public Version
www.ti.com
PRCM Register Manual
Table 3-503. PRM_LDO_ABB_SETUP
Address Offset
0x0000 00F0
Physical Address
0x4830 72F0
Instance
Global_Reg_PRM
Description
This register allows the configuration of the ABB LDO (VDD1).
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
OPP_SEL
RESERVED
SR2_STATUS
OPP_CHANGE
SR2_IN_TRANSITION
Bits
Field Name
Description
Type
Reset
31:7
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x0000000
6
SR2_IN_TRANSITION
Indicates if the ABB LDO is transitioning into a new mode
R
0x0
of operation.
0x0: The ABB LDO is not transition and the
SR2_STATUS bits field is stable.
0x1: The ABB LDO is transitioning in a new mode and
the SR2_STATUS bits field is not stable.
5
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x0
4:3
SR2_STATUS
Indicates the current mode of operation of the ABB LDO.
R
0x0
0x0: The ABB LDO is in bypass mode.
0x1: Reserved
0x2: The ABB LDO is in FBB mode.
0x3: Reserved.
2
OPP_CHANGE
The ABB LDO controller samples OPP_SEL bits field and
RW
0x0
ACTIVE_RRB_SEL and ACTIVE_FBB_SEL bit fields
upon rising edge of this bit. It is automatically cleared by
the PRCM HW upon completion of the ABB LDO
transition.
0x0: No ABB LDO transition on going or ABB LDO
transition has been completed.
0x1: Request the ABB LDO to transition.
1:0
OPP_SEL
Selects the OPP at which the voltage VDD1 is operating
RW
0x0
(or is going to switch to).
0x0: Default is nominal OPP.
0x1: Fast OPP.
0x2: Nominal OPP.
0x3: Slow OPP.
Table 3-504. Register Call Summary for Register PRM_LDO_ABB_SETUP
PRCM Functional Description
•
:
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
649
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...