Public Version
www.ti.com
PRCM Register Manual
Table 3-346. Register Call Summary for Register PM_MPUGRPSEL1_CORE
PRCM Functional Description
•
:
PRCM Basic Programming Model
•
PM_ <processor_name> GRPSEL_ <domain_name> (Processor Group Selection Register)
PRCM Register Manual
•
Table 3-347. PM_IVA2GRPSEL1_CORE
Address Offset
0x0000 00A8
Physical Address
0x4830 6AA8
Instance
CORE_PRM
Description
This register allows selecting the group of modules that wake-up the IVA2.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
GRPSEL_I2C3
GRPSEL_I2C2
GRPSEL_I2C1
GRPSEL_MMC3
GRPSEL_MMC2
GRPSEL_MMC1
GRPSEL_GPT11
GRPSEL_GPT10
GRPSEL_UART2
GRPSEL_UART1
GRPSEL_MCSPI4
GRPSEL_MCSPI3
GRPSEL_MCSPI2
GRPSEL_MCSPI1
GRPSEL_MCBSP5
GRPSEL_MCBSP1
GRPSEL_HSOTGUSB
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 1's for future compatibility. Read returns 1.
RW
0x1
30
GRPSEL_MMC3
Select the MMC 3 in the IVA2 wake-up events group
RW
0x1
0x0: MMC 3 is not attached to the IVA2 wake-up events
group.
0x1: MMC 3 is attached to the IVA2 wake-up events
group.
29:26
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
25
GRPSEL_MMC2
Select the MMC 2 in the IVA2 wake-up events group
RW
0x1
0x0: MMC 2 is not attached to the IVA2 wake-up events
group.
0x1: MMC 2 is attached to the IVA2 wake-up events
group.
24
GRPSEL_MMC1
Select the MMC 1 in the IVA2 wake-up events group
RW
0x1
0x0: MMC 1 is not attached to the IVA2 wake-up events
group.
0x1: MMC 1 is attached to the IVA2 wake-up events
group.
23:22
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
21
GRPSEL_MCSPI4
Select the McSPI 4 in the IVA2 wake-up events group
RW
0x1
0x0: McSPI 4 is not attached to the IVA2 wake-up events
group.
0x1: McSPI 4 is attached to the IVA2 wake-up events
group.
20
GRPSEL_MCSPI3
Select the McSPI 3 in the IVA2 wake-up events group
RW
0x1
0x0: McSPI 3 is not attached to the IVA2 wake-up events
group.
0x1: McSPI 3 is attached to the IVA2 wake-up events
group.
581
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...