Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
9
ST_MCBSP1
McBSP 1 idle status.
R
0x1
0x0: McBSP 1 can be accessed.
0x1: McBSP 1 cannot be accessed. Any access may
return an error.
8
RESERVED
Read undefined.
R
0x1
7
ST_MAILBOXES
Mailboxes idle status
R
0x1
0x0: Mailboxes can be accessed.
0x1: Mailboxes cannot be accessed. Any access may
return an error.
6
ST_OMAPCTRL
System Control Module idle status
R
0x1
0x0: SCM can be accessed.
0x1: SCM cannot be accessed. Any access may return
an error.
5
ST_HSOTGUSB_IDLE
HS OTG USB idle status.
R
0x1
0x0: HS OTG USB can be accessed.
0x1: HS OTG USB cannot be accessed. Any access may
return an error.
4
ST_HSOTGUSB_STDBY
HS OTG USB standby status.
R
0x1
0x0: HS OTG USB is active.
0x1: HS OTG USB is in standby mode.
3
RESERVED
Read returns 1.
R
0x1
2
ST_SDMA
System DMA standby status.
R
0x1
0x0: System DMA is active.
0x1: System DMA is in standby mode.
1
ST_SDRC
SDRC idle status.
R
0x1
0x0: SDRC can be accessed.
0x1: SDRC cannot be accessed. Any access may return
an error.
0
RESERVED
Read returns 1.
R
0x1
Table 3-147. Register Call Summary for Register CM_IDLEST1_CORE
PRCM Basic Programming Model
•
CM_IDLEST_ <domain_name> (Idle-Status Register)
:
PRCM Register Manual
•
Table 3-148. CM_IDLEST3_CORE
Address Offset
0x0000 0028
Physical Address
0x4800 4A28
Instance
CORE_CM
Description
CORE modules access availability monitoring. This register is read only and automatically updated.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
ST_USBTLL
481
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...