Public Version
High-Speed USB Host Subsystem
www.ti.com
Table 22-100. ULPI_USB_INT_EN_RISE_i
Address Offset
0x0000 000D + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 280D + (0x100 * i)
Instance
USBTLL
Description
Enables an interrupt event notification when the corresponding status bit changes from low to high. By
default, all transitions are enabled. Read/Write address.
Type
RW
7
6
5
4
3
2
1
0
RESERVED
IDGND_RISE
SESSEND_RISE
SESSVALID_RISE
VBUSVALID_RISE
HOSTDISCONNECT_RISE
Bits
Field Name
Description
Type
Reset
7:5
RESERVED
Reserved
R
0x0
4
IDGND_RISE
Generate an interrupt event notification when IdGnd
RW
0x1
changes from low to high.
Event is automatically masked if IdPullup bit is cleared to
0 and for 50 ms after IdPullup is set to 1.
3
SESSEND_RISE
Generate an interrupt event notification when SessEnd
RW
0x1
changes from low to high.
2
SESSVALID_RISE
Generate an interrupt event notification when SessValid
RW
0x1
changes from low to high. SessValid is the same as
UTMI+ AValid.
1
VBUSVALID_RISE
Generate an interrupt event notification when VbusValid
RW
0x1
changes from low to high.
0
HOSTDISCONNECT_RISE
Generate an interrupt event notification when
RW
0x1
Hostdisconnect changes from low to high. Applicable only
in host mode (DpPulldown and DmPulldown both set to
1b).
Table 22-101. Register Call Summary for Register ULPI_USB_INT_EN_RISE_i
High-Speed USB Host Subsystem
•
•
High-Speed USB Host Subsystem Register Summary
Table 22-102. ULPI_USB_INT_EN_RISE_SET_i
Address Offset
0x0000 000E + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 280E + (0x100 * i)
Instance
USBTLL
Description
Enables an interrupt event notification when the corresponding status bit changes from low to high.
Read/set address (write 1 to a bit to set it to 1; writing 0 has no effect on bit value). See fields
description at the read/write address of the same register.
Type
RW
3306
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...