Public Version
HS I
2
C Register Manual
www.ti.com
Table 17-35. I2C_CON
Address Offset
0x24
Physical Address
0x4806 0024
Instance
I2C3
0x4807 0024
I2C1
0x4807 2024
I2C2
Description
This register controls the functional features. Caution: during an active transfer phase (STT has
been set to 1), no modification must be done in this register. Changing it may result in
unpredictable behavior.
Type
RW
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OPMODE
STB
MST
TRX
XSA
XOA0
XOA1
XOA2
XOA3
Reserved
STP
STT
I2C_EN
RESERVED
Bits
Field Name
Description
Type
Reset
15
I2C_EN
Module enable bit
RW
0
0x0:
Controller in reset. FIFO are cleared and
status bits are set to their default value.
0x1:
Module enabled
14
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0
13:12
OPMODE
Operation mode selection
RW
0x0
0x0:
I2C Fast/Standard mode
0x1:
I2C High Speed mode
0x2:
SCCB mode
0x3:
Reserved
11
STB
Start byte mode (master mode only)
RW
0
0x0:
Normal mode
0x1:
Start byte mode
10
MST
Master/slave mode selection
RWl
0
0x0:
Slave mode
0x1:
Master mode
9
TRX
Transmitter/Receiver mode (master mode only)
RW
0
0x0:
Receiver mode
0x1:
Transmitter mode
8
XSA
Expand slave address enable bit
RW
0
0x0:
7-bit address mode
0x1:
10-bit address mode
7
XOA0
Expand Own Address 0 enable bit (default)
RW
0
0x0:
7-bit address mode
0x1:
10-bit address mode
6
XOA1
Expand Own Address 1 enable bit
RW
0
0x0:
7-bit address mode
0x1:
10-bit address mode
5
XOA2
Expand Own Address 2 enable bit
RW
0
0x0:
7-bit address mode
0x1:
10-bit address mode
4
XOA3
Expand Own Address 3 enable bit
RW
0
0x0:
7-bit address mode
0x1:
10-bit address mode
2830
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...