Public Version
Interrupt Controller Register Manual
www.ti.com
Table 12-25. Register Call Summary for Register INTCPS_IRQ_PRIORITY
Interrupt Basic Programming Model
•
MPU INTC Preemptive Processing Sequence
•
MPU INTC Spurious Interrupt Handling
Interrupt Controller Register Manual
•
:
Table 12-26. INTCPS_FIQ_PRIORITY
Address Offset
0x064
Physical Address
0x4820 0064
Instance
MPU INTC
Description
This register supplies the currently active FIQ priority level.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SPURIOUSFIQFLAG
FIQPRIORITY
Bits
Field Name
Description
Type
Reset
31:6
SPURIOUSFIQFLAG
Spurious FIQ flag
R
0x3FFFFFF
5:0
FIQPRIORITY
Current FIQ priority
R
0x00
Table 12-27. Register Call Summary for Register INTCPS_FIQ_PRIORITY
Interrupt Basic Programming Model
•
MPU INTC Preemptive Processing Sequence
•
MPU INTC Spurious Interrupt Handling
Interrupt Controller Register Manual
•
:
Table 12-28. INTCPS_THRESHOLD
Address Offset
0x068
Physical Address
0x4820 0068
Instance
MPU INTC
Description
This register sets the priority threshold.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PRIORITYTHRESHOLD
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Write 0s for future compatibility. Read returns reset value.
R
0x000000
7:0
PRIORITYTHRESHOLD
Priority threshold
RW
0xFF
Write 0xFF:
Priority threshold disabled
Write 0x0 to 0x3F:
Priority threshold enabled
Table 12-29. Register Call Summary for Register INTCPS_THRESHOLD
Interrupt Controller Functional Description
•
:
Interrupt Basic Programming Model
•
MPU INTC Preemptive Processing Sequence
Interrupt Controller Register Manual
•
:
2428Interrupt Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...