Public Version
L4 Interconnects
www.ti.com
Table 9-230. L4_AP_PROT_GROUP_ROLES_k_L
Address Offset
0x200 + (0x08*k)
Index
k = 0 to 7 for CORE_ AP and PER_AP.
k = 0 to 5 for EMU_AP
Physical Address
Please refer to
Description
Define MReqInfo bit vectors for a protection group.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
ENABLE
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Read returns 0
R
0x0000
15:0
ENABLE
Setting of type acces allowed for the group of initiators see
R
0xFFFF
Table 9-231. Register Call Summary for Register L4_AP_PROT_GROUP_ROLES_k_L
L4 Interconnects
•
L4 Firewall Address and Protection Registers Setting
•
Operational Modes Configuration
:
•
Table 9-232. L4_AP_PROT_GROUP_ROLES_k_H
Address Offset
0x204 + (0x08*k)
Index
k = 0 to 7 for CORE_ AP and PER_AP.
k = 0 to 5 for EMU_AP
Physical Address
Please refer to
Description
Define connID bit vectors for a protection group.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Field Name
Description
Type
Reset
31:0
Reserved
Read returns 0's
R
0x0000 0000
Table 9-233. Register Call Summary for Register L4_AP_PROT_GROUP_ROLES_k_H
L4 Interconnects
•
Table 9-234. L4_AP_REGION_l_L
Address Offset
0x300 + (0x08*l)
Index
l = 0 to 99 for CORE_AP,
l = 0 to 42 for PER_AP,
l = 0 to 25 for EMU_AP,
l = 0 to 18 for WKUP_AP,
Physical Address
Please refer to
Description
Define the base address of the region in respect to the segment it belongs to.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
BASE
2106
Interconnect
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...