Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:24
VC3_FIFO_EMPTINESS
Emptiness of the FIFO allocated for VC 3.The valid values
R
0x00
are from 0 to 127 corresponding to 1x33-bit,...up to
128x33-bit.
23:16
VC2_FIFO_EMPTINESS
Emptiness of the FIFO allocated for VC 2.The valid values
R
0x00
are from 0 to 127 corresponding to 1x33-bit,...up to
128x33-bit.
15:8
VC1_FIFO_EMPTINESS
Emptiness of the FIFO allocated for VC 1.The valid values
R
0x00
are from 0 to 127 corresponding to 1x33-bit,...up to
128x33-bit.
7:0
VC0_FIFO_EMPTINESS
Emptiness of the FIFO allocated for VC 0.The valid values
R
0x00
are from 0 to 127 corresponding to 1x33-bit,...up to
128x33-bit.
Table 7-411. Register Call Summary for Register DSI_TX_FIFO_VC_EMPTINESS
Display Subsystem Basic Programming Model
•
:
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
Table 7-412. DSI_VM_TIMING5
Address Offset
0x0000 0088
Physical Address
0x4804 FC88
Instance
DSI_PROTOCOL_ENGINE
Description
VIDEO MODE TIMING REGISTER This register defines the video mode timing.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
HSA_LP_INTERLEAVING
HFP_LP_INTERLEAVING
HBP_LP_INTERLEAVING
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Write 0s for future compatibility.
RW
0x00
Reads returns 0.
23:16
HSA_LP_INTERLEAVING
Defines the number of bytes for Low Power command
RW
0x00
mode packets that can be sent on PPI link during HSA
blanking period.
The supported values are from 0 to 255.
15:8
HFP_LP_INTERLEAVING
Defines the number of bytes for Low Power command
RW
0x00
mode packets that can be sent on PPI link during HFP
blanking period.
The supported values are from 0 to 255
7:0
HBP_LP_INTERLEAVING
Defines the number of bytes for Low Power command
RW
0x00
mode packets that can be sent on PPI link during HBP
blanking period.
The supported values are from 0 to 255
Table 7-413. Register Call Summary for Register DSI_VM_TIMING5
Display Subsystem Functional Description
•
LP Command Mode Interleaving Programming Model
:
Display Subsystem Basic Programming Model
•
Display Subsystem Register Manual
•
DSI Protocol Engine Register Mapping Summary
1940Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...